Active-pixel sensor
An active-pixel sensor (APS), also commonly written active pixel sensor, is an image sensor consisting of an integrated circuit containing an array of pixel sensors, each pixel containing a photodetector and an active amplifier. There are many types of active pixel sensors including the CMOS APS used most commonly in cell phone cameras, web cameras and in some DSLRs. Such an image sensor is produced by a CMOS process (and is hence also known as a CMOS sensor), and has emerged as an alternative to charge-coupled device (CCD) imager sensors.
History
The term active pixel sensor was coined by Tsutomu Nakamura who worked on the Charge Modulation Device active pixel sensor at Olympus (ref) and more broadly defined by Eric Fossum in a 1993 paper. As such, a pixel with in-pixel amplifier was first described by Peter Noble in a 1968 paper [1] at a time when passive pixel sensors - that is, pixels without an amplifier, were being investigated as a solid-state alternative to vaccum tube imaging devices. The MOS passive pixel sensor used just a simple switch in the pixel to readout the photodiode integrated charge.[2] Pixels were arrayed in a two-dimensional structure, with access enable wire shared by pixels in the same row, and output wire shared by column. At the end of each column was an amplifier. Passive-pixel sensors suffered from many limitations, such as high noise, slow readout, and lack of scalability. The addition of an amplifier to each pixel addressed these problems, and resulted in the creation of the active-pixel sensor. Noble in 1968 and Chamberlain in 1969[3] created sensor arrays with active MOS readout amplifiers per pixel, in essentially the modern three-transistor configuration. The CCD was invented in 1970 at Bell Labs. Because the MOS process was so variable and MOS transistors had characteristics that changed over time (Vt instability), the CCDs charge domain operation was more manufacturable and quickly eclipsed MOS passive and active pixel sensors.
Another type of active pixel sensor is the hybrid infrared focal plane array (IRFPA)designed to operate at cryogenic temperatures in the infrared spectrum. The devices are two chips that are put together like a sandwich. One chip contains detector elements made in InGaAs or HgCdTe, and the other chip is typically made of silicon and is used to readout the photodetectors. The exact date of origin of these devices is classified, but by the mid 1980's they were in widespread use.
By the late 1980's and early 1990's the CMOS process was well-established as a well-controlled stable process and was the baseline process for almost all logic and microprocessors. There was a resurgence in the use of passive pixel sensors for low quality imaging applications. However, CCDs continued to have much lower temporal noise and fixed pattern noise and were the dominant technology for consumer applications such as camcorders as well as for high end broadcast cameras.
In 1992, Eric Fossum, et al., invented the CMOS active pixel image sensor that used intra-pixel charge transfer along with an in-pixel amplifier to achieve true CDS and low temporal noise operation, and on-chip circuits for fixed pattern noise reduction.[citation needed] He also published the first extensive article[4] predicting the emergence of APS sensors as the commercial successor of CCDs. Between 1993 and 1995, the Jet Propulsion Laboratory developed a number of prototype devices which validated the key features of the technology. Though primitive, these devices demonstrated good image performance with high readout speed and low power consumption.
In 1995, personnel from JPL founded Photobit Corp., who continued to develop and commercialize APS technology for a number of applications, such as web cams, high speed and motion capture cameras, digital radiography, endoscopy (pill) cameras, DSLRs and of course, camera-phones. Many other small image sensor companies also sprang to life shortly thereafter due to the accessibility of the CMOS process and all quickly adopted the active pixel sensor approach.
Comparison to CCDs
This section needs additional citations for verification. (September 2007) |
The APS pixel solves the speed and scalability issues of the passive-pixel sensor. They consume far less power than a CCD, have less image lag, and can be fabricated on much cheaper and more available manufacturing lines. Unlike CCDs, APS sensors can combine both the image sensor function and image processing functions within the same integrated circuit.
APS sensors have become the technology of choice for many consumer applications, most significantly, the burgeoning cell phone camera market. However, adoption of APS image sensors has also found inroads in many other growing fields of photography and imaging. These include digital radiography, military ultra high speed image acquisition, high resolution 'smart' security cameras, as well as many other consumer applications.
A number of semiconductor manufacturers offer APS sensors of various types. These include Micron Technology (who purchased Photobit in 2001), Samsung, ST Micro, Toshiba, Omnivision Technology, MagnaChip, Sony, and Canon, among others.
Architecture
This section needs additional citations for verification. (September 2007) |
Pixel
The standard CMOS APS pixel today consists of a photodetector (a JFET photogate or pinned photodiode), a transfer gate, reset gate, selection gate and source-follower readout transistor -- the so-called 4T cell.
The JFET photogate or pinned photodiode was originally used in interline transfer CCDs due to its low dark current and good blue response, and when coupled with the transfer gate, allows complete charge transfer from the photodetector eliminating lag. The use of intrapixel charge transfer can offer lower noise by enabling the use of correlated double sampling.
The Noble 3T pixel is still often used since the fabrication requirements are easier. One transistor, Mrst, acts as a switch to reset the device. When this transistor is turned on, the photodiode is effectively connected to the power supply, VRST, clearing all integrated charge. Since the reset transistor is n-type, the pixel operates in soft reset.
The second transistor, Msf, acts as a buffer (specifically, a source follower), an amplifier which allows the pixel voltage to be observed without removing the accumulated charge. Its power supply, VDD, is typically tied to the power supply of the reset transistor.
The third transistor, Msel, is the row-select transistor. It is a switch that allows a single row of the pixel array to be read by the read-out electronics.
Other innovations of the pixels such as 5T and 6T pixels also exist. By adding extra transistors, functions such as global shutter are possible.
In order to increase the pixel densities, shared-row, four-ways and eight-ways shared read out, and other architectures can be employed.
A variant of the 3T active pixel is the Foveon X3 sensor invented by Dick Merrill. In this device, 3 photodiodes are stacked on top of each other using planar fabrication techniques, each with its own 3T architecture. Each successive layer acts as a filter for the layer below it shifting the spectrum of absorbed light in successive layers. By deconvolving the response of each layered detector, red, green and blue signals can be reconstructed. This pixel is described in more detail under its own entry.
APS using TFTs
For applications such as large area digital x-ray imaging Thin Film Transistors (TFTs) can also be used in APS architecture. However, because of the larger size and lower transconductance gain of TFTs compared to CMOS transistors, it is necessary to have fewer number of on-pixel TFTs to maintain image resolution and quality at an acceptable level. A two-transistor APS/PPS architecture has been shown to be promising for APS using amorphous silicon TFTs. In the two-transistor APS architecture on the right, TAMP is used as a switched-amplifer integrating functions of both Msf and Msel in the three-transistor APS. This results in reduced transistor counts per pixel, as well as increased pixel transconductance gain.[5]
Here, Cpix is the pixel storage capacitance, and it is also used to capacitively couple the addressing pulse of the "Read" to the gate of TAMP for ON-OFF switching. Such pixel readout circuits work best with low capacitance photoconductor detectors such as amorphous selenium.
Array
A typical two-dimensional array of pixels is organized into rows and columns. Pixels in a given row share reset lines, so that a whole row is reset at a time. The row select lines of each pixel in a row are tied together as well. The outputs of each pixel in any given column are tied together. Since only one row is selected at a given time, no competition for the output line occurs. Further amplifier circuitry is typically on a column basis.
Design variants
This section needs additional citations for verification. (September 2007) |
Many different pixel designs have been proposed and fabricated. The standard pixel is the most common because it uses the fewest wires and the fewest, most tightly-packed transistors possible for an active pixel. It is important that the active circuitry in a pixel take up as little space as possible to allow more room for the photodetector. High transistor count hurts fill factor, that is, the percentage of the pixel area that is sensitive to light. Pixel size can be traded for desirable qualities such as noise reduction or reduced image lag. Noise is a measure of the accuracy with which the incident light can be measured. Lag occurs when traces of a previous frame remain in future frames, i.e. the pixel is not fully reset.
The voltage noise variance in a soft-reset (gate-voltage regulated) pixel is , but image lag and fixed pattern noise may be problematic. In rms electrons, the noise is .
Hard reset
Operating the pixel via hard reset results in a Johnson–Nyquist noise on the photodioide of or , but prevents image lag, sometimes a desirable tradeoff. One way to use hard reset is replace Mrst with a p-type transistor and invert the polarity of the RST signal. The presence of the p-type device reduces fill factor, as extra space is required between p- and n-devices; it also removes the possibility of using the reset transistor as an overflow anti-blooming drain, which is a commonly-exploited benefit of the n-type reset FET.
Another way to achieve hard reset, with the n-type FET, is to lower the voltage of VRST relative to the on-voltage of RST. This reduction may reduce headroom, or full-well charge capacity, but does not affect fill factor, unless VDD is then routed on a separate wire with its original voltage..
Combinations of hard and soft reset
Techniques such as flushed reset, pseudo-flash reset, and hard-to-soft reset combine soft and hard reset. The details of these methods differ, but the basic idea is the same. First, a hard reset is done, eliminating image lag. Next, a soft reset is done, causing a low noise reset without adding any lag. Pseudo-flash reset requires separating VRST from VDD, while the other two techniquies add more complicated column circuitry. Specifically, pseudo-flash reset and hard-to-soft reset both add transistors between the pixel power supplies and the actual VDD. The result is lower headroom, without affecting fill factor.
Active reset
A more radical pixel design is the active-reset pixel. Active reset can result in much lower noise levels. The tradeoff is a complicated reset scheme, as well as either a much larger pixel or extra column-level circuitry.
References
- ^ Peter J.W. Noble (Apr. 1968). "Self-Scanned Silicon Image Detector Arrays". ED-15 (4). IEEE: 202–209.
{{cite journal}}
: Check date values in:|year=
(help); Cite journal requires|journal=
(help)CS1 maint: year (link) - ^ R. Dyck and G. Weckler (1968). "Integrated arrays of silicon photodetectors for image sensing". IEEE Trans. Electron Devices. ED-15 (4): 196–201.
- ^ Savvas G. Chamberlain (December 1969). "Photosensitivity and Scanning of Silicon Image Detector Arrays". IEEE Journal of Solid-State Circuits. SC-4 (6): 333–342.
- ^ Eric R. Fossum, "Active Pixel Sensors: Are CCD's Dinosaurs?" Proc. SPIE Vol. 1900, p. 2–14, Charge-Coupled Devices and Solid State Optical Sensors III, Morley M. Blouke; Ed.
- ^ F. Taghibakhsh and k. S. Karim (2007). "Two-Transistor Active Pixel Sensor for High Resolution Large Area Digital X-Ray Imaging". IEEE International Electron Devices Meeting: 1011–1014.
Further reading
- John L. Vampola (January 1993). "Chapter 5 - Readout electronics for infrared sensors". In David L. Shumaker (ed.). The Infrared and Electro-Optical Systems Handbook, Volume 3 - Electro-Optical Components. The International Society for Optical Engineering. ISBN 0-8194-1072-1. — one of the first books on CMOS imager array design
- Mary J. Hewitt (June 1994). Eric R. Fossum (ed.). "Infrared readout electronics: a historical perspective". Proceedings of SPIE. Volume 2226 (Infrared Readout Electronics II). The International Society for Optical Engineering: pages 108-119. doi:10.1117/12.178474.
{{cite journal}}
:|pages=
has extra text (help);|volume=
has extra text (help); Unknown parameter|coauthors=
ignored (|author=
suggested) (help)
- Mark D. Nelson (November 1991). "General noise processes in hybrid infrared focal plane arrays". Optical Engineering. Volume 30 (Issue 11). The International Society for Optical Engineering: pages 1682-1700. doi:10.1117/12.55996.
{{cite journal}}
:|issue=
has extra text (help);|pages=
has extra text (help);|volume=
has extra text (help); Unknown parameter|coauthors=
ignored (|author=
suggested) (help)